iio: gyro: adis16130: Fix alignment for DMA safety
____cacheline_aligned is an insufficient guarantee for non-coherent DMA on platforms with 128 byte cachelines above L1. Switch to the updated IIO_DMA_MINALIGN definition. Fixes: 8e678751 ("staging:iio:gyro: adis16130 cleanup, move to abi and bug fixes.") Signed-off-by:Jonathan Cameron <Jonathan.Cameron@huawei.com> Acked-by:
Nuno Sá <nuno.sa@analog.com> Link: https://lore.kernel.org/r/20220508175712.647246-74-jic23@kernel.org
Loading
Please sign in to comment